Lekha R.

Work place: Srivenkateswara College of engineering and technology

E-mail: lekhavathie@gmail.com

Website:

Research Interests: Computational Science and Engineering, Computational Engineering, Engineering

Biography

Dr. Lekha is an Assistant professor in the department of electrical and electronics engineering, Srivenkateswara college of engineering and Technology, Chennai, India. She received her master of engineering in VLSI Design in 2009. She completed her doctorate in Electronics engineering in 2012 at Bharath University. Her research interests include BIST, testing and test sequence generation and error correction and parity codes.

Author Articles
A Low Power BIST TPG for High Fault Coverage

By R.Varatharajan Lekha R.

DOI: https://doi.org/10.5815/ijieeb.2012.04.03, Pub. Date: 8 Aug. 2012

A low hardware overhead scan based BIST test pattern generator (TPG) that reduces switching activities in circuit under test (CUTs) and also achieve very high fault coverage with reasonable length of test sequence is proposed. When the proposed TPG used to generate test patterns for test-per-scan BIST, it decreases the number transitions that occur during scan shifting and hence reduces the switching activity in the CUT. The proposed TPG does not require modifying the function logic and does not degrade system performance. The proposed BIST comprised of three TPGs: Low transition random TPG (LT-RTPG), 3-weight weighted random BIST (3-weight ERBIST) and Dual-speed LFSR (DS-LFSR). Test patterns generated by the LT-RTPG detect the easy-to-detect faults and remain the undetected faults can be detected by the WRBIST. The 3-weight WRBIST is used to reduce the test sequence lengths by improving detection probabilities of random pattern resistant faults (RPRF). The DS-LFSR consists of two LFSR's, slow LFSR and normal–speed LFSR. The DS-LFSR lowers the transition density at their circuit inputs.

[...] Read more.
Other Articles