A Low Power BIST TPG for High Fault Coverage

Full Text (PDF, 261KB), PP.19-24

Views: 0 Downloads: 0

Author(s)

R.Varatharajan 1,* Lekha R. 2

1. S.M.K Fomra Institute of Technology,Chennai, India

2. Srivenkateswara College of engineering and technology

* Corresponding author.

DOI: https://doi.org/10.5815/ijieeb.2012.04.03

Received: 13 May 2012 / Revised: 5 Jun. 2012 / Accepted: 1 Jul. 2012 / Published: 8 Aug. 2012

Index Terms

Built-in self-test (BIST), switching activity, low power testing, test pattern generator

Abstract

A low hardware overhead scan based BIST test pattern generator (TPG) that reduces switching activities in circuit under test (CUTs) and also achieve very high fault coverage with reasonable length of test sequence is proposed. When the proposed TPG used to generate test patterns for test-per-scan BIST, it decreases the number transitions that occur during scan shifting and hence reduces the switching activity in the CUT. The proposed TPG does not require modifying the function logic and does not degrade system performance. The proposed BIST comprised of three TPGs: Low transition random TPG (LT-RTPG), 3-weight weighted random BIST (3-weight ERBIST) and Dual-speed LFSR (DS-LFSR). Test patterns generated by the LT-RTPG detect the easy-to-detect faults and remain the undetected faults can be detected by the WRBIST. The 3-weight WRBIST is used to reduce the test sequence lengths by improving detection probabilities of random pattern resistant faults (RPRF). The DS-LFSR consists of two LFSR's, slow LFSR and normal–speed LFSR. The DS-LFSR lowers the transition density at their circuit inputs.

Cite This Paper

R.Varatharajan, Lekha R., "A Low Power BIST TPG for High Fault Coverage", International Journal of Information Engineering and Electronic Business(IJIEEB), vol.4, no.4, pp.19-24, 2012. DOI:10.5815/ijieeb.2012.04.03

Reference

[1]Seongmoon Wang, "A BIST TPG for Low Power Dissipation and High Fault Coverage", IEEE TRANSACTIONSON VLSI SYSTEMS, VOL.15,NO.7,JULY2007.

[2]Malav Shah and Dipankar Nag choudhuri, "BIST Scheme for Low Heat Dissipation and Reduced Test Application Time" 2006 IFIP.

[3]S.Wang and S.K.Gupta,LT-RTPG: A New Test-Per-Scan BIST TPG for Low Switching Activity, IEEE Trans.CAD.Integr. Circuits Syst., vol.25,no.8,pp.1565-1574,Aug.2006.

[4]Jiann-Chyi Rau, Ying-Fu Ho and Po-Han Wu, "A Novel Reseeding Mechanism for Pseudo Random testing of VLSI circuits", IEEE 2005. 

[5]Chaowen Yu, Sudhakar M. Reddy and Irith Pomeran "Circuit Independent Weighted Pseudo-Random BIST Pattern Generator", 14th ATS symposium, IEEE2005.

[6]Chun-Yi Lee and Chien-Mo Li, " Segment Weighted Random BIST (SWR-BIST): A Low Power BIST Technique", IEEE2005. 

[7]Chaowen Yu, Sudhakar M. Reddy and Irith Pomeranz, "Weighted Pseudo-Random BIST for N-detection of Single Stuck-at Faults", 13th ATS symposium, IEEE2004. 

[8]N.Z.Basturkmen,S.M.Reddy,and I.Pomeranz, A low power pseudo-random BIST technique, Proceedings of 8th IEEE International On-LineTesting Workshop (IOLTW'02), IEEE2002.

[9]Seongmoon Wang, Sandeep K. Gupta, "DS-LFSR: A New BIST TPG for Low Heat Dissip- ation", International Test Conference, IEEE1997.

[10]Seongmoon Wang, "Low Hardware Overhead Scan Based 3-Weight Weighted Random BIST", ITC, IEEE1997.

[11]Parag K.Lala,"Digital Circuit Testing and Testability".